Skip to main content

Scholars' Press

Network -On-Chip (NOC) Design Using FPGA Technology

No reviews yet
Product Code: 9786138919360
ISBN13: 9786138919360
Condition: New
$50.17

Network -On-Chip (NOC) Design Using FPGA Technology

$50.17
 
NoC is new paradigm for System-on-chip (SoC) design. NoC based system accommodate multiple asynchronous clocking that many of today's complex SoC design use.The NoC solutions bring a Networking method on-chip communication and claim roughly a performance increases over conventional bus system. As a systematic approach, Network-on-Chip (NoC) called also Network-on-Silicon, proposes networks as a scalable, reusable and global communication architecture to overcome the pains of future System-on-Chip.The idea of NoC is derived from large-scale computer networks and distributed computing. However, the routing techniques for NoC have some unique design considerations besides low latency and high throughput. Due to tight constraints on memory and computing resources, the routing techniques for NoC should be reasonably simple. Several switch architectures have been developed for NoC employing XY output selection and wormhole routing.NoC is a layered approach for on-chip communication design proposed in literature to cope with issues of current SoC architectures. A scalable communication infrastructure that better supports the trend of SoC integration consists of an on-chip packet-swit.


Author: Manish Jain
Publisher: Scholars' Press
Publication Date: Dec 19, 2019
Number of Pages: 76 pages
Binding: Paperback or Softback
ISBN-10: 613891936X
ISBN-13: 9786138919360
 

Customer Reviews

This product hasn't received any reviews yet. Be the first to review this product!

Faster Shipping

Delivery in 3-8 days

Easy Returns

14 days returns

Discount upto 30%

Monthly discount on books

Outstanding Customer Service

Support 24 hours a day